# **FPGA** assignment

# Title:

Team members: 1) Yash Sengupta(IMT2022532)

2) Teerth Bhalgat(IMT2022586)

3) Niranjan Gopal(IMT2022543)

Github Repo Link: <a href="https://github.com/YashSengupta19/FPGA\_Project\_Pipelined\_MAC">https://github.com/YashSengupta19/FPGA\_Project\_Pipelined\_MAC</a>

#### Introduction

# How we interpreted what are the things that needed to be pipelined?

The most trivial case of pipelining is doing the Multiply operation in one clock cycle and doing the addition operation in the next clock cycle.



However if we have many bits, then we can also pipeline the multiplication stage and even the accumulation stage.

- Multiplication Stage: To pipeline the multiplication stage, we need to propagate some information to the next stage:
  - Inputs to calculate the partial products
  - Carry propagation from previous stage
  - Partial sums, which need to be added to partial products to get correct output.
- Accumulation Stage: To pipeline the accumulation stage, we need to propagate the carry bits to the subsequent stages.

#### Our Interpretation of Pipeline and Non-pipelined multiplication:



| MUL | Abb | MUL | ADD |     |     |  |
|-----|-----|-----|-----|-----|-----|--|
|     |     |     |     | MUL | ADD |  |

This above diagram represents how non-pipelined architecture works where after a MAC operation is done, then the next one starts.



This diagram is our interpretation of how a pipelined multiplier is working so as to generate a 4 bit result from a 2 bit multiplication.

We have taken reference from the research paper "FPGA IMPLEMENTATION OF DIGITAL FILTERS".

#### This is the basic cell:-



This cell used in the form of a systolic array helps in calculating the required partial products at each clock cycle and adding with the required carry bits and other partial products.



In this diagram, we are extending our logic of multiplier to MAC, where we are accumulating the bits as they are getting calculated and the carry is getting propagated onto the next stage.

#### **DIFFICULTIES WE FACED IN THE PROJECT:**

1. One of the main difficulties we faced in the project was to differentiate between the different pipeline stages, what to pipeline, what operations to perform in a single stage, etc. This was even more difficult when we used the research paper for reference trying to accumulate the result while trying to calculate the product simultaneously.

So what we did was we broke down the multiply and accumulate

as two separate steps. First we tried to understand and implement pipelined multipliers only. Once we were able to do that we referred to the paper again and saw how it was accumulating the results and then implementing the results.

2. The second place where we got stuck was the verilog implementation. At each stage some outputs were not shown or considered and then some other outputs need to be passed on to the pipeline registers. In the paper it's not clearly mentioned which output is going to which next block or which things are we storing in pipelined registers. So at one point it got very confusing.

So what we did regarding that started with a simple 2x2 MAC, understood its working and then moved forward with the larger design. Once we drew the entire architecture by hand and understood how each part was propagating through the stages, we were able to implement it in Verilog.

3. Another place where we faced difficulty towards the end was verifying the fact that the implemented design was actually faster than the non-pipelined case. While we thought looking at the ILA and observing results at each clock cycle would give us some insights regarding this, we realized that since both the designs are running on the same clock, we cannot really compare them.

So what we have done is we have compared the theoretical clock frequency of both the designs using the Worst Negative Slack.

We figured that the Max\_clk\_frequency\_non\_pipelined was less than that of the Max\_clk\_frequency\_pipelined one. This means

that the non-pipelined design takes more time to produce an output as compared to the pipelined one.

## i) Non-Pipelined MAC

### Schematic:



Timing summary:



## **Clock Frequency Calculation:**

Time period: 3.4ns

Worst Negative Slack: 0.304ns

Clock frequency:  $1/(3.4 - 0.304) = 3.22 \times 10^8 \text{ Hz}$ 

#### Report utilization:

| Name 1                  | Slice LUTs<br>(20800) | Slice Registers<br>(41600) | Slice<br>(8150) | LUT as Logic<br>(20800) | Block RAM<br>Tile (50) | Bonded IOB<br>(106) | BUFGCTRL<br>(32) |
|-------------------------|-----------------------|----------------------------|-----------------|-------------------------|------------------------|---------------------|------------------|
| ∨ N non_pipelined_test  | 19                    | 19                         | 10              | 19                      | 1                      | 10                  | 1                |
| ✓ I br1 (blk_mem_gen_0) | 0                     | 0                          | 0               | 0                       | 0.5                    | 0                   | 0                |
| > I U0 (blk_mem_gen_0   | 0                     | 0                          | 0               | 0                       | 0.5                    | 0                   | 0                |
| ✓ I br2 (blk_mem_gen_1) | 0                     | 0                          | 0               | 0                       | 0.5                    | 0                   | 0                |
| > I U0 (blk_mem_gen_1   | 0                     | 0                          | 0               | 0                       | 0.5                    | 0                   | 0                |

#### **ILA** snapshot



#### ii) Exact pipelined MAC

#### Timing summary:

```
set_property PACKAGE_PIN W5 [get_ports clk]
set_property PACKAGE_PIN V17 [get_ports reset]
set_property IOSTANDARD LVCMOS33 [get_ports clk]
set_property IOSTANDARD LVCMOS33 [get_ports reset]
create_clock -period 2.200 -name clk -waveform {0.000 1.100} [get_ports clk]
```

#### **Design Timing Summary**

| etup     |                              | Hold                                                                                             |                                                                                                                      |  |  |  |  |
|----------|------------------------------|--------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| 0.297 ns | Worst Hold Slack (WHS):      | 0.121 ns                                                                                         | Worst Pulse Widt                                                                                                     |  |  |  |  |
| 0.000 ns | Total Hold Slack (THS):      | 0.000 ns                                                                                         | Total Pulse Width                                                                                                    |  |  |  |  |
| 0        | Number of Failing Endpoints: | 0                                                                                                | Number of Failing                                                                                                    |  |  |  |  |
| 68       | Total Number of Endpoints:   | 68                                                                                               | Total Number of E                                                                                                    |  |  |  |  |
|          | 0.000 ns<br>0                | 0.297 ns Worst Hold Slack (WHS): 0.000 ns Total Hold Slack (THS): 0 Number of Failing Endpoints: | 0.297 ns Worst Hold Slack (WHS): 0.121 ns 0.000 ns Total Hold Slack (THS): 0.000 ns 0 Number of Failing Endpoints: 0 |  |  |  |  |

#### **Clock Frequency Calculation:**

Time period: 2.2ns

Worst Negative Slack: 0.27ns

Clock frequency:  $1/(2.2 - 0.297) = 5.25 \times 10^8 \text{ Hz}$ 

 So we can see that the clock frequency is more than in the case of a non-pipelined case as now we are performing many operations in parallel.

#### Report utilization:

| Name ^1                                   | Slice LUTs<br>(20800) | Slice Registers<br>(41600) | Slice<br>(8150) | LUT as Logic<br>(20800) | LUT as Memory<br>(9600) | Block RAM<br>Tile (50) | Bonded IOB<br>(106) | BUFGCTRL<br>(32) |
|-------------------------------------------|-----------------------|----------------------------|-----------------|-------------------------|-------------------------|------------------------|---------------------|------------------|
| ∨ N pipelined_MAC                         | 31                    | 49                         | 19              | 27                      | 4                       | 1                      | 8                   | 1                |
| > I a_i (blk_mem_gen_0)                   | 0                     | 0                          | 0               | 0                       | 0                       | 0.5                    | 0                   | 0                |
| CAM_32 (combinational_array_multiplier)   | 2                     | 0                          | 2               | 2                       | 0                       | 0                      | 0                   | 0                |
| CAM_33 (combinational_array_multiplier_0) | 2                     | 0                          | 2               | 2                       | 0                       | 0                      | 0                   | 0                |
| > I x_i (blk_mem_gen_1)                   | 0                     | 0                          | 0               | 0                       | 0                       | 0.5                    | 0                   | 0                |

• As we can see from here the utilization of resources in pipelined is a lot more as compared to non-pipelined one which is obvious as in pipelined multiple instructions are running in parallel.

#### ILA snapshot:



- In this ILA diagram, if we are reading addresses at each clock cycle, we can assume one address is one clock.
- In pipelined structure, we can see that we are reading an address and the corresponding value and much later in some clock cycle we are getting the corresponding output. But then in the subsequent clock cycles, we are getting one output.

## iii) Pipelined Approximate MAC

## Schematic:



This is the pipelined MAC implementation as it has been specified in the research paper.

## Timing summary:

#### Design Timing Summary

| tup                          |           | Hold                         |          | Pulse Width                              |           |  |  |  |
|------------------------------|-----------|------------------------------|----------|------------------------------------------|-----------|--|--|--|
| Worst Negative Slack (WNS):  | 26.778 ns | Worst Hold Slack (WHS):      | 0.097 ns | Worst Pulse Width Slack (WPWS):          | 15.250 ns |  |  |  |
| Total Negative Slack (TNS):  | 0.000 ns  | Total Hold Slack (THS):      | 0.000 ns | Total Pulse Width Negative Slack (TPWS): | 0.000 ns  |  |  |  |
| Number of Failing Endpoints: | 0         | Number of Failing Endpoints: | 0        | Number of Failing Endpoints:             | 0         |  |  |  |
| Total Number of Endpoints:   | 1036      | Total Number of Endpoints:   | 1028     | Total Number of Endpoints:               | 483       |  |  |  |

## Report utilization:

| Name 1                                    | Slice LUTs<br>(20800) | Slice Registers<br>(41600) | F7 Muxes<br>(16300) | Slice<br>(8150) | LUT as Logic<br>(20800) | LUT as Memory<br>(9600) | Block RAM<br>Tile (50) | Bonded IOB<br>(106) | BUFGCTRL<br>(32) | BSCANE2<br>(4) |
|-------------------------------------------|-----------------------|----------------------------|---------------------|-----------------|-------------------------|-------------------------|------------------------|---------------------|------------------|----------------|
| ✓ N pipelined_MAC                         | 1565                  | 2446                       | 3                   | 780             | 1405                    | 160                     | 2                      | 2                   | 2                | 1              |
| > I a_i (blk_mem_gen_0)                   | 0                     | 0                          | 0                   | 0               | 0                       | 0                       | 0.5                    | 0                   | 0                | 0              |
| CAM_11 (combinational_array_multiplier10) | 1                     | 0                          | 0                   | 1               | 1                       | 0                       | 0                      | 0                   | 0                | 0              |
| CAM_12 (combinational_array_multiplier11) | 1                     | 0                          | 0                   | 1               | 1                       | 0                       | 0                      | 0                   | 0                | 0              |
| CAM_13 (combinational_array_multiplier12) | 1                     | 0                          | 0                   | 1               | 1                       | 0                       | 0                      | 0                   | 0                | 0              |
| CAM_14 (combinational_array_multiplier13) | 0                     | 0                          | 0                   | 0               | 0                       | 0                       | 0                      | 0                   | 0                | 0              |
| CAM_22 (combinational_array_multiplier16) | 1                     | 0                          | 0                   | 1               | 1                       | 0                       | 0                      | 0                   | 0                | 0              |
| CAM_23 (combinational_array_multiplier14) | 1                     | 0                          | 0                   | 1               | 1                       | 0                       | 0                      | 0                   | 0                | 0              |
| CAM_24 (combinational_array_multiplier_0) | 1                     | 0                          | 0                   | 1               | 1                       | 0                       | 0                      | 0                   | 0                | 0              |
| CAM_32 (combinational_array_multiplier_1) | 1                     | 0                          | 0                   | 1               | 1                       | 0                       | 0                      | 0                   | 0                | 0              |
| CAM_33 (combinational_array_multiplier15) | 1                     | 0                          | 0                   | 1               | 1                       | 0                       | 0                      | 0                   | 0                | 0              |
| CAM_34 (combinational_array_multiplier_2) | 1                     | 0                          | 0                   | 1               | 1                       | 0                       | 0                      | 0                   | 0                | 0              |
| CAM_42 (combinational_array_multiplier_3) | 1                     | 0                          | 0                   | 1               | 1                       | 0                       | 0                      | 0                   | 0                | 0              |
| CAM_43 (combinational_array_multiplier)   | 1                     | 0                          | 0                   | 1               | 1                       | 0                       | 0                      | 0                   | 0                | 0              |
| CAM_44 (combinational_array_multiplier_4) | 1                     | 0                          | 0                   | 1               | 1                       | 0                       | 0                      | 0                   | 0                | 0              |
| > I dbg_hub (dbg_hub)                     | 449                   | 741                        | 0                   | 235             | 425                     | 24                      | 0                      | 0                   | 1                | 1              |
| FA71 (full_adder_5)                       | 1                     | 0                          | 0                   | 1               | 1                       | 0                       | 0                      | 0                   | 0                | 0              |
| FA81 (full_adder_6)                       | 1                     | 0                          | 0                   | 1               | 1                       | 0                       | 0                      | 0                   | 0                | 0              |
| FA91 (full_adder_7)                       | 1                     | 0                          | 0                   | 1               | 1                       | 0                       | 0                      | 0                   | 0                | 0              |
| ▼ FA101 (full_adder)                      | 1                     | 0                          | 0                   | 1               | 1                       | 0                       | 0                      | 0                   | 0                | 0              |
| I HA52 (half_adder11)                     | 2                     | 0                          | 0                   | 1               | 2                       | 0                       | 0                      | 0                   | 0                | 0              |
| I HA53 (half_adder12)                     | 2                     | 0                          | 0                   | 1               | 2                       | 0                       | 0                      | 0                   | 0                | 0              |
| I HA64 (half_adder)                       | 2                     | 0                          | 0                   | 1               | 2                       | 0                       | 0                      | 0                   | 0                | 0              |
| > I x_i (blk_mem_gen_1)                   | 0                     | 0                          | 0                   | 0               | 0                       | 0                       | 0.5                    | 0                   | 0                | 0              |
| > II your_instance_name (ila_0)           | 1070                  | 1606                       | 3                   | 529             | 936                     | 134                     | 1                      | 0                   | 0                | 0              |

# ILA snapshots:



